Part Number Hot Search : 
N74F540N 12N035T 474HA 599101 SA12A 30011 RN1221 AM79C203
Product Description
Full Text Search
 

To Download CY7C026A-20AXC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cy7c026a 16k x 16 dual-port static ram cypress semiconductor corporation ? 198 champion court ? san jose , ca 95134-1709 ? 408-943-2600 document #: 38-06046 rev. *g revised october 14, 2011 features true dual-ported memory cells that allow simultaneous access of the same memory location 16k x 16 organization (cy7c026a) 0.35 micron cmos for optimum speed and power high speed access: 15, and 20 ns low operating power active: i cc = 180 ma (typical) standby: i sb3 = 0.05 ma (typical) fully asynchronous operation automatic power-down expandable data bus to 32 bits or more using master/slave chip select when using more than one device on-chip arbitration logic semaphores included to permit software handshaking between ports int flags for port-to-port communication separate upper-byte and lower-byte control pin select for master or slave commercial and industrial temperature ranges available in 100-pin thin quad plastic flatpack (tqfp) pb-free packages available notes 1. i/o 8 ?i/o 15 for x16 devices. 2. i/o 0 ?i/o 7 for x16 devices. 3. busy is an output in master mode and an input in slave mode. r/w l oe l i/o 8l ?i/o 15l i/o control address decode a 0l ?a 13l ce l oe l r/w l busy l i/o control ce l interrupt semaphore arbitration sem l int l m/s ub l lb l i/o 0l ?i/o 7l r/w r oe r i/o 8l ?i/o 15r ce r ub r lb r i/o 0l ?i/o 7r ub l lb l a 0l ?a 13l true dual-ported ram array a 0r ?a 13r ce r oe r r/w r busy r sem r int r ub r lb r address decode a 0r ?a 13r [1] [1] [2] [2] [3] [3] 14 8 8 14 8 8 14 14 logic block diagram cy7c026a16k x 16 dual-port static ram
cy7c026a document #: 38-06046 rev. *g page 2 of 21 contents pin configurations ........................................................... 3 selection guide ................................................................ 3 pin definitions .................................................................. 4 architecture ...................................................................... 4 functional description ..................................................... 4 write operation ........................................................... 4 read operation ........................................................... 4 interrupts ..................................................................... 4 busy ............................................................................ 5 master/slave ............................................................... 5 semaphore operation ............ .............. .............. ......... 5 maximum ratings .............................................................. 6 operating range ............................................................... 6 electrical characteristics over the operating range ... 6 capacitance[7] .................................................................. 6 switching characteristics \over the operating range[8] 8 data retention mode ........................................................ 9 timing ................................................................................ 9 switching waveforms .................................................... 10 ordering information ...................................................... 17 16k x16 asynchronous dual-port sram .................. 17 ordering code definition .... ....................................... 17 package diagram ............................................................ 18 acronyms ........................................................................ 19 document conventions ................................................. 19 units of measure ....................................................... 19 document history page ................................................. 20 sales, solutions, and legal information ...................... 21 worldwide sales and design s upport ......... .............. 21 products .................................................................... 21 psoc solutions ......................................................... 21 pin configurations figure 1. 100-pin tqfp (top view)
cy7c026a document #: 38-06046 rev. *g page 3 of 21 selection guide parameter cy7c026a -15 cy7c026a -20 unit maximum access time 15 20 ns typical operating current 190 180 ma typical standby current for i sb1 (both ports ttl level) 50 45 ma typical standby current for i sb3 (both ports cmos level) 0.05 0.05 ma 1 3 2 92 91 90 84 85 87 86 88 89 83 82 81 76 78 77 79 80 93 94 95 96 97 98 99 100 59 60 61 67 66 64 65 63 62 68 69 70 75 73 74 72 71 nc nc nc a 6l a 5l a 4l int l a 2l a 0l gnd m/s a 0r a 1r a 1l a 3l busy r int r a 2r a 3r a 4r a 5r nc nc nc busy l 58 57 56 55 54 53 52 51 cy7c026a (16k x 16) nc nc nc nc i/o 10l i/o 11l i/o 15l i/o 13l i/o 14l gnd i/o 0r vcc i/o 3r gnd i/o 12l i/o 1r i/o 2r i/o 4r i/o 5r i/o 6r nc nc nc nc vcc 17 16 15 9 10 12 11 13 14 8 7 6 4 5 18 19 20 21 22 23 24 25 i/o 9l i/o 8l i/o 7l i/o 6l i/o 5l i/o 4l i/o 0l i/o 2l i/o 1l vcc r/w l ub l lb l gnd i/o 3l sem l ce l a 13l a 12l a 11l a 10l a 9l a 8l a 7l oe l 34 35 36 42 41 39 40 38 37 43 44 45 50 48 49 47 46 a 6r a 7r a 8r a 9r a 10r a 11r ce r a 13r ub r gnd r/w r gnd i/o 14r lb r a 12r oe r i/o 15r i/o 13r i/o 12r i/o 11r i/o 10r i/o 9r i/o 8r i/o 7r sem r 33 32 31 30 29 28 27 26
cy7c026a document #: 38-06046 rev. *g page 4 of 21 architecture the cy7c026a consist of an array of 16k words of 16 bits each of dual-port ram cells, i/o and address lines, and control signals (ce , oe , r/w ). these control pins permit independent access for reads or writes to any location in memory. to handle simulta- neous writes/reads to th e same location, a busy pin is provided on each port. two interrupt (int ) pins can be utilized for port-to-port communication. two semaphore (sem ) control pins are used for allocating shared resources. with the m/s pin, the devices can function as a master (busy pins are outputs) or as a slave (busy pins are inputs). the devices also have an automatic power down feature controlled by ce . each port is provided with its own output enable control (oe ), which allows data to be read from the device. functional description the cy7c026a is a low power cmos 16k x 16 dual-port static ram. various arbitration schem es are included on the devices to handle situations when multiple processors access the same piece of data. two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory. the device can be utilized as standalone 16-bit dual-port static ram or multiple devices can be combined to function as a 32-bit or wider ma ster/slave dual-port static ram. an m/s pin is provided for implementing 32-bit or wider memory applications without the need for separate master and slave devices or additional discrete logic. application areas include interprocessor/multiprocessor des igns, communications status buffering, and dual-port video/graphics memory. each port has independent control pins: chip enable (ce ), read or write enable (r/w ), and output enable (oe ). two flags are provided on each port (busy and int ). busy signals that the port is trying to access the same location currently being accessed by the other port. the interrupt flag (int ) permits communication between ports or systems by means of a mail box. the semaphores are used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. the semaphore logic is comprised of eight shared latches. only one side can control the latch (semaphor e) at any time. control of a semaphore indicates that a shared resource is in use. an automatic power down feature is controlled independently on each port by the chip enable pin. the cy7c026a is available in 100-pin thin quad plastic flatpack (tqfp) packages. write operation data must be set up for a duration of t sd before the rising edge of r/w to either the r/w pin (see figure 6 ) or the ce pin (see figure 7 ). required inputs for non-contention operations are summarized in table 1 . if a location is being written to by one port and the opposite port attempts to read that location, a port-to-port flowthrough delay must occur before the data is read on the output; otherwise the data read is not deterministic. data is valid on the port t ddd after the data is presented on the other port. read operation when reading the device, the us er must assert both the oe and ce pins. data is available t ace after ce or t doe after oe is asserted. if the user wishes to access a semaphore flag, then the sem pin must be asserted instead of the ce pin, and oe must also be asserted. interrupts the upper two memory locations may be used for message passing. the highest memory location (3fff) is the mailbox for the right port and the second highest memory location (3ffe) is the mailbox for the left port. when one port writes to the other port?s mailbox, an interrupt is generated to the owner. the interrupt is reset when the owner reads the contents of the mailbox. the message is user defined. each port can read the other port?s mailbox without resetting the interrupt. the active state of the busy signal (to a port) prevents pin definitions left port right port description ce l ce r chip enable r/w l r/w r read/write enable oe l oe r output enable a 0l ?a 13l a 0r ?a 13r address i/o 0l ?i/o 15l i/o 0r ?i/o 15r data bus input/output sem l sem r semaphore enable ub l ub r upper byte select (i/o 8 ?i/o 15 for x16 devices) lb l lb r lower byte select (i/o 0 ?i/o 7 for x16 devices) int l int r interrupt flag busy l busy r busy flag m/s master or slave select v cc power gnd ground nc no connect
cy7c026a document #: 38-06046 rev. *g page 5 of 21 the port from setting the interrupt to the winning port. also, an active busy to a port prevents that port from reading its own mailbox and, thus, resetting the interrupt to it. if an application does not require message passing, do not connect the interrupt pin to the processor?s interrupt request input pin. the operation of the interrupts a nd their interaction with busy are summarized in table 2 . busy the cy7c026a provides on-chip arbitration to resolve simultaneous memory location access (contention). if both ports? ce s are asserted and an address match occurs within t ps of each other, the busy logic determines which port has access. if t ps is violated, one port definitely gains permission to the location, but it is not predictable which port gets that permission. busy is asserted t bla after an address match or t blc after ce is taken low. master/slave a m/s pin is provided to expand the word width by configuring the device as either a master or a slave. the busy output of the master is connected to the busy input of the slave. this allows the device to interface to a master device with no external components. writing to slave devices must be delayed until after the busy input has settled (t blc or t bla ), otherwise, the slave chip may begin a write cycle during a contention situation. when tied high, the m/s pin allows the device to be used as a master and, therefore, the busy line is an output. busy can then be used to send the arbitration outcome to a slave. semaphore operation the cy7c026a provides eight semaphore latches, which are separate from the dual-port memory locations. semaphores are used to reserve resources that are shared between the two ports. the state of the semaphore indicates that a resource is in use. for example, if the left port wants to request a given resource, it sets a latch by writing a zero to a semaphore location. the left port then verifies its success in setting the latch by reading it. after writing to the semaphore, sem or oe must be deasserted for t sop before attempting to read the semaphore. the semaphore value is available t swrd + t doe after the rising edge of the semaphore write. if the left port was successful (reads a zero), it assumes control of the shared resource, otherwise (reads a one) it assumes the right port has control and continues to poll the semaphore. when the right side has relinquished control of the semaphore (by writing a one), the left side succeeds in gaining control of the semaphore. if the left side no longer requires the semaphore, a one is written to cancel its request. semaphores are accessed by asserting sem low. the sem pin functions as a chip select for the semaphore latches (ce must remain high during sem low). a 0?2 represents the semaphore address. oe and r/w are used in the same manner as a normal memory access. when writing or reading a semaphore, the other addre ss pins have no effect. when writing to the semaphore, only i/o 0 is used. if a zero is written to the left port of an available semaphore, a one appears at the same semaphore address on the right port. that semaphore can now only be modified by the side showing zero (the left port in this case). if the left port now relinquishes control by writing a one to the semaphore, the semaphore is set to one for both sides. however, if the right port had requested the semaphore (written a zero) while the left port had control, the right port would immediately own the semaphore as soon as the left port released it. table 3 shows sample semaphore opera- tions. when reading a semaphore, all sixteen/eighteen data lines output the semaphore value. the read value is latched in an output register to prevent the semaphore from changing state during a write from the other port. if both ports attempt to access the semaphore within t sps of each other, the semaphore is definitely obtained by one side or the other, but there is no guarantee which side controls the semaphore.
cy7c026a document #: 38-06046 rev. *g page 6 of 21 maximum ratings [4] exceeding maximum ratings may s horten the useful life of the device. user guidelines are not tested. storage temperature ................................ ?65 ? c to +150 ? c ambient temperature with power applied ........................................... ?55 ?? c to +125 ? c supply voltage to ground potenti al ...............?0.3 v to +7.0 v dc voltage applied to outputs in high z state ..............................................?0.5 v to +7.0 v dc input voltage [5] .......................................?0.5 v to + 7.0 v output current into outputs (low) .............................. 20 ma static discharge voltage........................................... >2001 v latch-up current ..................................................... >200 ma operating range range ambient temperature v cc commercial 0 ? c to +70 ? c 5v ? 10% industrial ?40 ? c to +85 ? c 5v ? 10% electrical characteristics over the operating range parameter description cy7c026a unit -15 -20 min typ max min typ max v oh output high voltage (v cc = min., i oh = ?4.0 ma) 2.4 ? 2.4 ? v v ol output low voltage (v cc = min., i oh = +4.0 ma) ?0.4?0.4v v ih input high voltage 2.2 ? 2.2 ? v v il input low voltage 0.8 0.8 v i oz output leakage current ?10 10 ?10 10 ? a i cc operating current (v cc = max, i out = 0 ma) outputs disabled com?l. 190 285 ? 180 275 ma indust. 215 305 ? ma i sb1 standby current (both ports ttl level) ce l & ce r ? v ih , f = f max com?l. 50 70 45 65 ma indust. 65 95 ? ma i sb2 standby current (one port ttl level) ce l | ce r ? v ih , f = f max com?l. 120 180 110 160 ma indust. 135 205 ? ma i sb3 standby current (both port cmos level) ce l & ce r ? v cc ?0.2v, f = 0 com?l. 0.05 0.5 0.05 0.5 ma indust. 0.05 0.5 ? ma i sb4 standby current (one port cmos level) ce l | ce r ? v ih , f = f max [6] com?l. 110 160 100 140 ma indust. 125 175 ? ma capacitance [7] parameter description test conditions max unit c in input capacitance t a = 25 ? c, f = 1 mhz, v cc = 5.0 v 10 pf c out output capacitance 10 pf notes 4. the voltage on any input or i/o pin cannot exceed the power pin during power up. 5. pulse width < 20 ns. 6. f max = 1/t rc = all inputs cycling at f = 1/t rc (except output enable). f = 0 means no address or control lines change. this applies only to inputs at cmos level standby i sb3 . 7. tested initially and after any design or proces s changes that may affect these parameters.
cy7c026a document #: 38-06046 rev. *g page 7 of 21 figure 2. ac test loads and waveforms (a) normal load (load 1) r1 = 893 ? 5v output r2 = 347 ? c = 30 pf v th = 1.4 v output (b) thvenin equivalent (load 1) (c) three-state delay (load 2) 5 v output r th = 250 ?? (used for t lz , t hz , t hzwe , & t lzwe including scope and jig) c = 30 pf c = 5 pf r1 = 893 ? r2 = 347 ? 3.0v gnd 90% 90% 10% 3ns 3 ns 10% all input pulses ? ? 0.00 0.1 0 0.20 0.30 0.40 0.50 0.60 0.70 0.80 0.90 1.00 10 15 20 25 30 35 load derating curve capacitance (pf) ?? (ns) for all -12 access times
cy7c026a document #: 38-06046 rev. *g page 8 of 21 switching characteristics over the operating range [8] parameter description cy7c026a unit -15 -20 min max min max read cycle t rc read cycle time 15 ? 20 ? ns t aa address to data valid ? 15 ? 20 ns t oha output hold from address change 3 ? 3 ? ns t ace [9] ce low to data valid ? 15 ? 20 ns t doe oe low to data valid ? 10 ? 12 ns t lzoe [10, 11, 12] oe low to low z 3 ? 3 ? ns t hzoe [10, 11, 12] oe high to high z ? 10 ? 12 ns t lzce [10, 11, 12] ce low to low z 3 ? 3 ? ns t hzce [10, 11, 12] ce high to high z ? 10 ? 12 ns t pu [12] ce low to power-up 0 ? 0 ? ns t pd [12] ce high to power-down ? 15 ? 20 ns t abe [9] byte enable access time ? 15 ? 20 ns write cycle t wc write cycle time 15 ? 20 ? ns t sce [9] ce low to write end 12 ? 15 ? ns t aw address valid to write end 12 ? 15 ? ns t ha address hold from write end 0 ? 0 ? ns t sa [9] address setup to write start 0 ? 0 ? ns t pwe write pulse width 12 ? 15 ? ns t sd data setup to write end 10 ? 15 ? ns t hd [14] data hold from write end 0 ? 0 ? ns t hzwe [11, 12] r/w low to high z ? 10 ? 12 ns t lzwe [11, 12] r/w high to low z 3 ? 3 ? ns t wdd [13] write pulse to data delay ? 30 ? 45 ns t ddd [13] write data valid to read data valid ? 25 ? 30 ns notes 8. test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5v, input pulse levels of 0 to 3. 0v, and output loading of the specified i oi /i oh and 30 pf load capacitance. 9. to access ram, ce = l, ub = l, sem = h. to access semaphore, ce = h and sem = l. either condition must be valid for the entire t sce time. 10. at any given temperature and voltage condition for any given device, t hzce is less than t lzce and t hzoe is less than t lzoe . 11. test conditions used are load 2. 12. this parameter is guaranteed but not tested. 13. for information on port-to-port delay through ram cells from writing port to reading port, refer to figure 10 . 14. for 15 ns industrial parts t hd minimum is 0.5 ns.
cy7c026a document #: 38-06046 rev. *g page 9 of 21 data retention mode the cy7c026a is designed with battery backup in mind. data retention voltage and supply current are guaranteed over temperature. the following rules ensure data retention: 1. chip enable (ce ) must be held high during data retention, within v cc to v cc ? 0.2 v. 2. ce must be kept between v cc ? 0.2 v and 70% of v cc during the power up and power down transitions. 3. the ram can begin operation >t rc after v cc reaches the minimum operating voltage (4.5 v). busy timing [15] t bla busy low from address match ? 15 ? 20 ns t bha busy high from address mismatch ? 15 ? 20 ns t blc busy low from ce low ? 15 20 ns t bhc busy high from ce high ? 15 ? 17 ns t ps port setup for priority 5 ? 5 ? ns t wb r/w high after busy (slave) 0 ? 0 ? ns t wh r/w high after busy high (slave) 13 ? 15 ? ns t bdd [16] busy high to data valid ? 15 ? 20 ns interrupt timing [15] t ins int set time ? 15 ? 20 ns t inr int reset time ? 15 ? 20 ns semaphore timing t sop sem flag update pulse (oe or sem )10?10?ns t swrd sem flag write to read time 5 ? 5 ? ns t sps sem flag contention window 5 ? 5 ? ns t saa sem address access time ? 15 ? 20 ns switching characteristics over the operating range [8] (continued) parameter description cy7c026a unit -15 -20 min max min max timing parameter test conditions [17] max unit icc dr1 at vcc dr = 2 v 1.5 ma data retention mode 4.5 v 4.5 v v cc ? ? 2.0 v v cc to v cc ? 0.2 v v cc ce t rc v ih notes 15. test conditions used are load 2. 16. t bdd is a calculated parameter and is the greater of t wdd ?t pwe (actual) or t ddd ?t sd (actual). 17. ce = v cc , v in = gnd to v cc , t a = 25 ? c. this parameter is guaranteed but not tested.
cy7c026a document #: 38-06046 rev. *g page 10 of 21 switching waveforms notes 18. r/w is high for read cycles. 19. device is continuously selected ce = v il and ub or lb = v il . this waveform cannot be used for semaphore reads. 20. oe = v il . 21. address valid prior to or coincident with ce transition low. 22. to access ram, ce = v il , ub or lb = v il , sem = v ih . to access semaphore, ce = v ih , sem = v il . t rc t aa t oha data valid previous data valid data out address t oha figure 3. read cycle no.1 (either port address access) [18, 19, 20] t ace t lzoe t doe t hzoe t hzce data valid t lzce t pu t pd i sb i cc data out oe ce and lb or ub current figure 4. read cycle no.2 (either port ce /oe access) [18, 21, 22] ub or lb data out t rc address t aa t oha ce t lzce t abe t hzce t hzce t ace t lzce figure 5. read cycle no. 3 (either port) [18, 20, 21, 22]
cy7c026a document #: 38-06046 rev. *g page 11 of 21 notes 23. r/w must be high during all address transitions. 24. a write occurs during the overlap (t sce or t pwe ) of a low ce or sem and a low ub or lb . 25. t ha is measured from the earlier of ce or r/w or (sem or r/w ) going high at the end of write cycle. 26. if oe is low during a r/w controlled write cycle, the write pulse width must be the larger of t pwe or (t hzwe + t sd ) to allow the i/o drivers to turn off and data to be placed on the bus for the required t sd . if oe is high during an r/w controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified t pwe . 27. to access ram, ce = v il , sem = v ih . 28. to access upper byte, ce = v il , ub = v il , sem = v ih . to access lower byte, ce = v il , lb = v il , sem = v ih . 29. transition is measured ? 500 mv from steady state with a 5 pf load (including scope and jig). this parameter is sampled and not 100% tested. 30. during this period, the i/o pins are in the out put state, and input signals must not be applied. 31. if the ce or sem low transition occurs simultaneously with or after the r/w low transition, the outputs remain in the high impedance state. switching waveforms (continued) t aw t wc t pwe t hd t sd t ha ce r/w oe data out data in address t hzoe t sa t hzwe t lzwe figure 6. write cycle no. 1: r/w controlled timing [23, 24, 25, 26] [29] [29] [26] [27,28] note 30 note 30 t aw t wc t sce t hd t sd t ha ce r/w data in address t sa figure 7. write cycle no. 2: ce controlled timing [23, 24, 25, 31] [27,28]
cy7c026a document #: 38-06046 rev. *g page 12 of 21 notes 32. ce = high for the duration of the above timing (both write and read cycle). 33. i/o 0r = i/o 0l = low (request semaphore); ce r = ce l = high. 34. semaphores are reset (available to both ports) at cycle start. 35. if t sps is violated, the semaphore is definitely obtained by one side or the other, but which side gets the semaphore is unpredictable . switching waveforms (continued) t sop t saa valid adress valid adress t hd data in valid data out valid t oha t aw t ha t ace t sop t sce t sd t sa t pwe t swrd t doe write cycle read cycle oe r/w i/o 0 sem a 0 ?a 2 figure 8. semaphore read after write timing, either side [32] match t sps match r/w l sem l r/w r sem r figure 9. timing diagram of semaphore contention [33, 34, 35] a 0l ?a 2l a 0r ?a 2r
cy7c026a document #: 38-06046 rev. *g page 13 of 21 switching waveforms (continued) valid t ddd t wdd match match r/w r data in r data outl t wc address r t pwe valid t sd t hd address l t ps t bla t bha t bdd busy l figure 10. timing diagram of read with busy (m/s = high) [36] t pwe r/w busy t wb t wh figure 11. write timing with busy input (m/s = low) note 36. ce l = ce r = low.
cy7c026a document #: 38-06046 rev. *g page 14 of 21 note 37. if t ps is violated, the busy signal is asserted on one side or the other, but there is no guarantee to which side busy is asserted. switching waveforms (continued) address match t ps t blc t bhc address match t ps t blc t bhc ce r valid first: address l,r busy r ce l ce r busy l ce r ce l address l,r figure 12. busy timing diagram no. 1 (ce arbitration) [37] ce l valid first: address match t ps address l busy r address mismatch t rc or t wc t bla t bha address r address match address mismatch t ps address l busy l t rc or t wc t bla t bha address r right address valid first: figure 13. busy timing diagram no. 2 (address arbitration) [37] left address valid first:
cy7c026a document #: 38-06046 rev. *g page 15 of 21 figure 14. interrupt timing diagrams notes 38. t ha depends on which enable pin (ce l or r/w l ) is deasserted first. 39. t ins or t inr depends on which enable pin (ce l or r/w l ) is asserted last. switching waveforms (continued) write 3fff t wc right side clears int r : t ha read 3fff t rc t inr write 3ffe t wc right side sets int l : left side sets int r : left side clears int l : read 3ffe t inr t rc address r ce l r/w l int l oe l address r r/w r ce r int l address r ce r r/w r int r oe r address l r/w l ce l int r t ins t ha t ins [38] [39] [39] [39] [38] [39]
cy7c026a document #: 38-06046 rev. *g page 16 of 21 table 1. non-contending read/write inputs outputs ce r/w oe ub lb sem i/o 8 ? i/o 15 i/o 0 ? i/o 7 operation h x x x x h high z high z deselected: power-down x x x h h h high z high z deselected: power-down l l x l h h data in high z write to upper byte only l l x h l h high z data in write to lower byte only l l x l l h data in data in write to both bytes l h l l h h data out high z read upper byte only l h l h l h high z data out read lower byte only l h l l l h data out data out read both bytes x x h x x x high z high z outputs disabled h h l x x l data out data out read data in semaphore flag x h l h h l data out data out read data in semaphore flag h x x x l data in data in write d in0 into semaphore flag x x h h l data in data in write d in0 into semaphore flag l x x l x l not allowed l x x x l l not allowed table 2. interrupt operation example (assumes busy l = busy r = high) left port right port function r/w l ce l oe l a 0l?13l int l r/w r ce r oe r a 0r?13r int r set right int r flag l l x 3fff x x x x x l [41] reset right int r flagxxxxxxll3fffh [40] set left int l flag x x x x l [40] llx 3ffe x reset left int l flag x l l 3ffe h [41] xxx x x table 3. semaphore operation example function i/o 0 ? i/o 15 left i/o 0 ? i/o 15 right status no action 1 1 semaphore free left port writes 0 to semaphore 0 1 left port has semaphore token right port writes 0 to semaphore 0 1 no change. right side has no writ e access to semaphore left port writes 1 to semaphore 1 0 right port obtains semaphore token left port writes 0 to semaphore 1 0 no change. left port has no write access to semaphore right port writes 1 to semaphore 0 1 left port obtains semaphore token left port writes 1 to semaphore 1 1 semaphore free right port writes 0 to semaphore 1 0 right port has semaphore token right port writes 1 to semaphore 1 1 semaphore free left port writes 0 to semaphore 0 1 left port has semaphore token left port writes 1 to semaphore 1 1 semaphore free notes 40. if busy l =l, then no change. 41. if busy r =l, then no change.
cy7c026a document #: 38-06046 rev. *g page 17 of 21 ordering information ordering code definition 16k x16 asynchronous dual-port sram speed (ns) ordering code package name package type operating range 15 cy7c026a-15axi a100 100-pin pb-free thin quad flat pack industrial 20 CY7C026A-20AXC a100 100-pin pb-free thin quad flat pack commercial cy7c 026a xx a c company id: cy = cypress srams density speed bin: xx = 15 or 20 package type a: 100 pin tqfp temperature grades c = commercial i = industrial x x: pb-free
cy7c026a document #: 38-06046 rev. *g page 18 of 21 package diagram figure 15. 100-pin pb-free thin plastic quad flat pack (tqfp) a100 51-85048 *e
cy7c026a document #: 38-06046 rev. *g page 19 of 21 acronyms document conventions units of measure acronym description cmos complementary metal oxide semiconductor i/o input/output sram static random access memory tqfp thin quad plastic flatpack symbol unit of measure c degree celsius ma milliamperes mhz megahertz mv millivolts ns nanoseconds pf picofarad vvolts ? ohms wwatts a microamperes
cy7c026a document #: 38-06046 rev. *g page 20 of 21 document history page document title: cy7c026a 16k x 16 dual-port static ram document number: 38-06046 rev. ecn no. orig. of change submission date description of change ** 110198 szv 09/29/01 change from spec number: 38-00832 to 38-06046 *a 122296 rbi 12/27/02 power up requirements added to maximum ratings information *b 237621 ydt see ecn removed cross information from features section *c 393454 yim see ecn added pb-free logo added pb-free parts to ordering information: cy7c026a-15axc, CY7C026A-20AXC *d 2623540 vkn/pyrs 12/17/08 added cy7c026b part added cy7c026a-15axi part in the ordering information table *e 2896038 rame 03/19/10 removed inactive parts from ordering information table updated package diagram *f 3081925 admu 11/10/2010 changed title from cy7c 026a/026b, cy7c036a 16k x 16/18 dual-port static ram to cy7c026a 16k x 16 dual- port static ram removed all information on cy7c026b and cy7c036a removed information on speed bin 12. added acronyms and units of measure table. added ordering code definition. updated as per new template *g 3403652 admu 10/14/2011 removed pr uned part cy7c026a-20ac from ordering information updated package diagram .
document #: 38-06046 rev. *g revised october 14, 2011 page 21 of 21 all products and company names mentioned in this document may be the trademarks of their respective holders. cy7c026a ? cypress semiconductor corporation, 2009-2011. the information contained herein is subject to change without notice. cypress s emiconductor corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a cypress product. nor does it convey or imply any license under patent or other rights. cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement wi th cypress. furthermore, cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. any source code (software and/or firmware) is owned by cypress semiconductor corporation (cypress) and is protected by and subj ect to worldwide patent protection (united states and foreign), united states copyright laws and internatio nal treaty provisions. cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the cypress source code and derivative works for the sole purpose of creating custom software and or firmware in su pport of licensee product to be used only in conjunction with a cypress integrated circuit as specified in the applicable agreement. any reproduction, modification, translation, compilation, or repre sentation of this source code except as specified above is prohibited without the express written permission of cypress. disclaimer: cypress makes no warranty of any kind, express or implied, with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. cypress reserves the right to make changes without further notice to t he materials described herein. cypress does not assume any liability arising out of the application or use of any product or circuit described herein. cypress does not authori ze its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress? prod uct in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. use may be limited by and subject to the applicable cypress software license agreement. sales, solutions, and legal information worldwide sales and design support cypress maintains a worldwide network of offices, solution center s, manufacturer?s representatives, and distributors. to find t he office closest to you, visit us at cypress.com/sales. products automotive cypress.co m/go/automotive clocks & buffers cypress.com/go/clocks interface cypress. com/go/interface lighting & power control cypress.com/go/powerpsoc cypress.com/go/plc memory cypress.com/go/memory optical & image sensing cypress.com/go/image psoc cypress.com/go/psoc touch sensing cyp ress.com/go/touch usb controllers cypress.com/go/usb wireless/rf cypress.com/go/wireless psoc solutions psoc.cypress.com/solutions psoc 1 | psoc 3 | psoc 5


▲Up To Search▲   

 
Price & Availability of CY7C026A-20AXC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X